Part Number Hot Search : 
Z8681B1 SMC130C 8599B 4742A 15757F 12XXX CAT523LI TLP3545
Product Description
Full Text Search
 

To Download 74LV00 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
74LV00 Quad 2-input NAND gate
Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook 1998 Apr 20
Philips Semiconductors
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
FEATURES
* Wide operating voltage: 1.0 to 5.5 V * Optimized for low voltage applications: 1.0 to 3.6 V * Accepts TTL input levels between VCC = 2.7 V and VCC = 3.6 V * Typical VOLP (output ground bounce) < 0.8 V at VCC = 3.3 V, * Typical VOHV (output VOH undershoot) > 2 V at VCC = 3.3 V, * Output capability: standard * ICC category: SSI
QUICK REFERENCE DATA
GND = 0 V; Tamb = 25C; tr =tf 2.5 ns SYMBOL tPHL/tPLH CI CPD PARAMETER Propagation delay nA, nB to nY Input capacitance Power dissipation capacitance per gate Tamb = 25C Tamb = 25C
DESCRIPTION
The 74LV00 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT00. The 74LV00 provides the 2-input NAND function.
CONDITIONS CL = 15 pF; VCC = 3.3 V See Notes 1 and 2
TYPICAL 7 3.5 22
UNIT ns pF pF
NOTES: 1. CPD is used to determine the dynamic power dissipation (PD in W) PD = CPD VCC2 fi ) (CL VCC2 fo) where: fi = input frequency in MHz; CL = output load capacitance in pF; fo = output frequency in MHz; VCC = supply voltage in V; VCC2 fo) = sum of the outputs. (CL 2. The condition is VI = GND to VCC.
ORDERING INFORMATION
PACKAGES 14-Pin Plastic DIL 14-Pin Plastic SO 14-Pin Plastic SSOP Type II 14-Pin Plastic TSSOP Type I TEMPERATURE RANGE -40C to +125C -40C to +125C -40C to +125C -40C to +125C OUTSIDE NORTH AMERICA 74LV00 N 74LV00 D 74LV00 DB 74LV00 PW NORTH AMERICA 74LV00 N 74LV00 D 74LV00 DB 74LV00PW DH PKG. DWG. # SOT27-1 SOT108-1 SOT337-1 SOT402-1
PIN DESCRIPTION
PIN NUMBER 1, 4, 9, 12 2, 5, 10, 13 3, 6, 8, 11 7 14 SYMBOL 1A - 4A 1B - 4B 1Y - 4Y GND VCC Data inputs Data inputs Data outputs Ground (0 V) Positive supply voltage FUNCTION
FUNCTION TABLE
INPUTS nA L L H H NOTES: H = HIGH voltage level L = LOW voltage level nB L H L H OUTPUTS nY H H H L
1998 Apr 20
2
853-1898 19257
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
PIN CONFIGURATION
1A 1B 1Y 2A 2B 2Y GND 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VCC 4B 4A 4Y 3B 3A 3Y
LOGIC SYMBOL
1 2 4 5 9 10 12 13 1A 1B 2A 2B 3A 3B 4A 4B 1Y 3
2Y
6
3Y
8
4Y
11
SY00035
SY00034
LOGIC SYMBOL (IEEE/IEC)
1 2 4 5 9 10 12 13 & 3 &
LOGIC DIAGRAM (ONE GATE)
A Y 6 B
&
SV00379
8
& 11
SV00378
RECOMMENDED OPERATING CONDITIONS
SYMBOL VCC VI VO Tamb Input voltage Output voltage Operating ambient temperature range in free air See DC and AC characteristics VCC = 1.0V to 2.0V VCC = 2.0V to 2.7V VCC = 2.7V to 3.6V VCC = 3.6V to 5.5V PARAMETER DC supply voltage CONDITIONS See Note 1 MIN 1.0 0 0 -40 -40 - - - - - - - - TYP. 3.3 - - MAX 5.5 VCC VCC +85 +125 500 200 100 50 UNIT V V V C
tr, tf
Input rise and fall times
ns/V
NOTE: 1. The LV is guaranteed to function down to VCC = 1.0V (input levels GND or VCC); DC characteristics are guaranteed from VCC = 1.2V to VCC = 5.5V.
1998 Apr 20
3
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
ABSOLUTE MAXIMUM RATINGS1, 2
In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V). SYMBOL VCC IIK IOK IO IGND, ICC Tstg PTOT PARAMETER DC supply voltage DC input diode current DC output diode current DC output source or sink current - standard outputs DC VCC or GND current for types with - standard outputs Storage temperature range Power dissipation per package - plastic DIL - plastic mini-pack (SO) - plastic shrink mini-pack (SSOP and TSSOP) for temperature range: -40 to +125C above +70C derate linearly with 12 mW/K above +70C derate linearly with 8 mW/K above +60C derate linearly with 5.5 mW/K VI < -0.5 or VI > VCC + 0.5V VO < -0.5 or VO > VCC + 0.5V -0.5V < VO < VCC + 0.5V CONDITIONS RATING -0.5 to +7.0 20 50 25 50 -65 to +150 750 500 400 UNIT V mA mA mA mA C mW
NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
DC ELECTRICAL CHARACTERISTICS
Over recommended operating conditions. Voltages are referenced to GND (ground = 0V). LIMITS SYMBOL PARAMETER TEST CONDITIONS MIN VCC = 1.2V VIH HIGH level Input voltage VCC = 2.0V VCC = 2.7 to 3.6V VCC = 4.5 to 5.5V VCC = 1.2V VIL LOW level Input voltage VCC = 2.0V VCC = 2.7 to 3.6V VCC = 4.5 to 5.5 VCC = 1.2V; VI = VIH or VIL; -IO = 100A VOH HIGH level output voltage all outputs voltage; out uts VCC = 2.0V; VI = VIH or VIL; -IO = 100A VCC = 2.7V; VI = VIH or VIL; -IO = 100A VCC = 3.0V; VI = VIH or VIL; -IO = 100A VCC = 4.5V; VI = VIH or VIL; -IO = 100A VOH HIGH level output voltage; g STANDARD outputs VCC = 3.0V; VI = VIH or VIL; -IO = 6mA VCC = 4.5V; VI = VIH or VIL; -IO = 12mA VCC = 1.2V; VI = VIH or VIL; IO = 100A VOL LOW level output voltage; all outputs voltage out uts VCC = 2.0V; VI = VIH or VIL; IO = 100A VCC = 2.7V; VI = VIH or VIL; IO = 100A VCC = 3.0V; VI = VIH or VIL; IO = 100A VCC = 4.5V; VI = VIH or VIL; IO = 100A VOL LOW level output voltage; g STANDARD outputs VCC = 3.0V; VI = VIH or VIL; IO = 6mA VCC = 4.5V; VI = VIH or VIL; IO = 12mA 1.8 2.5 2.8 4.3 2.40 3.60 1.2 2.0 2.7 3.0 4.5 2.82 4.20 0 0 0 0 0 0.25 0.35 0.2 0.2 0.2 0.2 0.40 0.55 0.2 0.2 0.2 0.2 0.50 V 0.65 V 1.8 2.5 2.8 4.3 2.20 V 3.50 V 0.9 1.4 2.0 0.7*VCC 0.3 0.6 0.8 0.3*VCC -40C to +85C TYP1 MAX -40C to +125C MIN 0.9 1.4 2.0 0.7*VCC 0.3 0.6 0.8 0.3*VCC V V MAX UNIT
1998 Apr 20
4
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
DC ELECTRICAL CHARACTERISTICS (Continued)
Over recommended operating conditions. Voltages are referenced to GND (ground = 0V). LIMITS SYMBOL PARAMETER Input leakage current Quiescent supply current; SSI Additional quiescent supply current TEST CONDITIONS MIN II ICC ICC VCC = 5.5V; VI = VCC or GND VCC = 5.5V; VI = VCC or GND; IO = 0 VCC = 2.7V to 3.6V; VI = VCC -0.6V -40C to +85C TYP1 MAX 1.0 20.0 500 -40C to +125C MIN MAX 1.0 40 850 A A A UNIT
NOTE: 1. All typical values are measured at Tamb = 25C.
AC CHARACTERISTICS
GND = 0V; tr = tf 2.5ns; CL = 50pF; RL = 1K SYMBOL PARAMETER WAVEFORM CONDITION VCC(V) 1.2 2.0 tPHL/PLH Propagation delay nA, nB to nY Figures 1, 2 2.7 3.0 to 3.6 4.5 to 5.5 NOTES: 1. Unless otherwise stated, all typical values are measured at Tamb = 25C. 2. Typical values are measured at VCC = 3.3 V. 3. Typical values are measured at VCC = 5.0 V. MIN LIMITS -40 to +85 C TYP1 45 15 11 92 6.53 26 18 15 11 31 23 18 14 ns MAX -40 to +125 C MIN MAX UNIT
AC WAVEFORMS
VM = 1.5 V at VCC 2.7 V and 3.6 V; VM = 0.5 x VCC at VCC < 2.7 V and 4.5 V; VOL and VOH are the typical output voltage drop that occur with the output load.
VI nA, nB INPUT GND tPHL VOH nY OUTPUT VM tPLH VM
TEST CIRCUIT
Vcc
Vl PULSE GENERATOR RT D.U.T.
VO
50pF CL
RL= 1k
Test Circuit for Outputs DEFINITIONS
RL = Load resistor CL = Load capacitance includes jig and probe capacitiance RT = Termination resistance should be equal to ZOUT of pulse generators.
VOL
SV00377
TEST tPLH/tPHL VCC < 2.7V 2.7-3.6V 4.5 V VI VCC 2.7V VCC
Figure 1. Input (nA, nB) to output (nY) propagation delays.
SV00902
Figure 2. Load circuitry for switching times.
1998 Apr 20
5
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
DIP14: plastic dual in-line package; 14 leads (300 mil)
SOT27-1
1998 Apr 20
6
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
SO14: plastic small outline package; 14 leads; body width 3.9 mm
SOT108-1
1998 Apr 20
7
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm
SOT337-1
1998 Apr 20
8
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm
SOT402-1
1998 Apr 20
9
Philips Semiconductors
Product specification
Quad 2-input NAND gate
74LV00
DEFINITIONS
Data Sheet Identification
Objective Specification
Product Status
Formative or in Design
Definition
This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.
Preliminary Specification
Preproduction Product
Product Specification
Full Production
Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. LIFE SUPPORT APPLICATIONS Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. print code Document order number: Date of release: 05-96 9397-750-04401
Philips Semiconductors
1998 Apr 20 10


▲Up To Search▲   

 
Price & Availability of 74LV00

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X